## Eliminating Gate-Voltage Hysteresis in Suspended Single-Wall Carbon Nanotube Field-Effect Transistors

Ajay Subramanian,<sup>1</sup> Takushi Uda,<sup>2</sup> and Y.K. Kato<sup>2</sup>

<sup>1</sup> Department of Materials Science and NanoEngineering and NanoJapan: International Research Experience for Undergraduates Program, Rice University, Houston, Texas, U.S.A

<sup>2</sup>Institute of Engineering Innovation, The University of Tokyo, Tokyo, 113-8656, Japan

Single-Wall Carbon Nanotubes (SWCNTs) have an immense potential to revolutionized modern day electronics and optoelectronics due to their unique optical and electronic properties. Particularly, semiconducting SWCNTs have a direct band-gap, allowing one to take advantage of both optical and electronic properties in a device. One such device is the SWCNT field-effect transistor (FET). However, SWCNT FETs exhibit gate-voltage induced hysteresis and time-dependent behavior. This hysteresis, likely caused by atmospheric and environmental effects, prevents one from truly ascertaining the gate-dependence on multiple properties of the device. In this study, we fabricated suspended SWCNT FET devices, performed photoluminescence excitation (PLE) spectroscopy, as well as creating a vacuum box (through modification of an optical microscopy cryostat) in order to measure the pressure-dependence of hysteresis of chirality-assigned SWCNTs. We observed an elimination of hysteresis in both current vs. gate-voltage and PL vs gate-voltage in low-pressure environment. Finally, we also observed a gradual recovery of hysteresis after exposing the low-pressure samples to air. By developing an easy to use and reproducible method of eliminating gate-induced hysteresis, we anticipate that these results can help us better explore crucial optoelectronic properties of SWCNT devices.

# Eliminating Gate-Voltage Hysteresis in Suspended Single-Walled Carbon Nanotube Field-Effect Transistors

- gap: potential application in optoelectronics
- trench architecture allows for large PL
- charge carriers



- gate-voltage hysteresis
- O<sub>2</sub> adsorbed charge traps

- and emission









## Ajay Subramanian,<sup>1,2</sup> Takushi Uda,<sup>2</sup> and Y.K. Kato<sup>2</sup>

<sup>1</sup> Department of Materials Science and NanoEngineering and NanoJapan: International Research Experience for Undergraduates Program, Rice University, Houston, Texas, U.S.A<sup>2</sup> Institute of Engineering Innovation, The University of Tokyo, Tokyo, 113-8656, Japan



